Position: Index > Unclassified >

Hour time-delay sampling circuit

2017-08-17 17:23  
Declaration:We aim to transmit more information by carrying articles . We will delete it soon, if we are involved in the problems of article content ,copyright or other problems.

The circuit lowers the effective peak current of the output PUT, Q2. By allowing the capacitor to charge with high gate voltage and periodically lowering gate voltage, when Ql fires, the timing resistor can be a value which supplies a much lower current than IP. The triggering requirement here is that minimum charge to trigger flow through the timing resistor during the period of the Ql oscillator.
Hour time-delay sampling circuit

This is not capacitor size dependent, only capacitor leakage and stability dependent.

Reprinted Url Of This Article: