Position: Index > Unclassified >

Monolithic IC Manufacturing Process

2018-01-27 01:57  
Declaration:We aim to transmit more information by carrying articles . We will delete it soon, if we are involved in the problems of article content ,copyright or other problems.

Production Process of Monolithic IC’s

Amonolithic ICis one in which all circuit components and their inter-connections are formed on a single thin wafer, called thesubstrate.The basic production processes for the monolithic ICs are given below :

Monolithic IC Manufacturing Process
Monolithic IC Manufacturing Process

1.P-Substrate.

As already mentioned in the previous article, it is the bottom most layer that serves as the body or substrate upon which the complete IC is built. A typical P-type crystal is grown in dimensions of 250 mm length and 25 mm diameter, as shown in figure. Sili-con is preferred because its characteris-tics are more suitable for manufacture of ICs. The crystal is then cut by a diamond saw into thin slices calledwafers.These wafers after being lapped and polished to mirror finish serve as the base or substrate on which hundreds of ICs are produced. The enlarged view of circular wafer is ? shown in figure.The wafer may also be rectangular in shape as shown in figure.

Manufaturing-Monolithic IC
Manufaturing-Monolithic IC

2.Epitaxial Growth.

Onthe high resistivity P-type substrate a low resistivity 25 a m thick layer of N-type is epitaxially grown. For this purpose, the wafers are placed in a diffusion furnace at 1,200° C and a gas mixture of silicon atoms and pentavalent atoms is passed over the wafers. This forms a thin layer of N- type semiconductor on the heated surface of the substrate, as shown in figure. It is this expitaxial layer that all active and passive components of an IC are formed. This layer ultimately becomes the collec-tor for a transistor or an element for a diode or a capacitor. The resistivity of P-type substrate for NA= 1.4 x? 1021atoms/m3is typically 10 ohm-cm. The resistivity of N-type epitaxial layer is suitably chosen in the range of (0.1 – 0.5) ohm-cm. This layer is finally polished and cleaned.

Monolithic IC-Manufacturing
Monolithic IC-Manufacturing

3.?Insulation Layer.

In order to prevent the contamination of the epitaxial layer, a thin layer of Si02is formed over the entire surface, as illustrated in figure. The Si Monolayer is grown by exposing the epitaxial layer to an oxygen atmosphere to about 1,000° C. This surface layer of Si02will prevent any impurities from enter-ing4he N-type epitaxial layer. However, selective etch-ing of this layer will permit the diffusion of the proper impurity into designed areas of the N-type epitaxial region of the silicon wafer.

Photolithographic Process-Monolithic IC

Photolithographic Process-Monolithic IC

4.Photolithographic Process.

The monolithic technique requires the selective removal of the silicon-dioxide (SiO2) to form openings through which impurities may be diffused, if required. The photo-lithographic process shown in figure. is used for this purpose. During the process the wafer is coated with a thin layer?? of photo-sensitive?? material, commonly known as photo-resist (such?as Kodak photoresist KPR). A large black and white layout of the desired pattern of openings or windows is made and then reduced photographically. This negative, or stencil, of the required dimensions is placed as a mask over the photo- resist, as illustrated in figure.This wafer?surface with mask is then exposed to the ultraviolet light. Due to ultraviolet light, the photoresist below the transparent portions of the mask becomes polymerised. The mask is now removed, and the wafer is developed by using a chemical like trichlorolethylene. The chemical dissolves the unpolymerised portions of the photoresist film and leaves the surface as shown in figure. The oxide not covered by polymerised photoresist is then removed by immersing the chip in an?etching solution of HCl. Those portions of the Si02which are protected by the photoresist?remain unaffected by the acid. After etching and diffusion of impurities, the resist mask?is stripped off with a chemical solvent like hot sulphuric acid (H2S04) and by means of?a mechanical abrasion process. The appropriate impurities are then diffused through oxide?free windows.

Monolithic IC Manufacturing

Monolithic IC Manufacturing

5. Isolation Diffusion.

Si02layer is removed from the desired areas (four selected portions from the wafer, as illustrated in fig.?using photolithographic etch-ing process explained above. The remaining Si02layer serves as?mask for the diffusion of acceptor impurities. The wafer is now sub-jected to isolation diffusion at a suitably high temperature and for appropriate time period allowing P-type impurity (boron in this case) to penetrate into the N-type epitaxial layer through the openings in Si02layer and ultimately reach the P-type substrate. The tem-perature and time period of diffusion are required to be carefully controlled. The process?results in formation of N-type regions, called the isolation islands. The name is given as they are separated by back-to-back P-N junctions. Their purpose is to permit electrical isolation between various components of IC. Each electrical element is later on formed in a separate isolation island. The bottom of the N-type isolation island ultimately forms the collector of an N-P-N transistor. The P-type substrate, is always kept negative with respect to theisolation islandsand provided with reverse bias atP-N junctions. If P-N junctions are forward biased, the isolation will get lost.

Isolation diffusion is controlled so as to cause high acceptor concentration P(typically NA= 5 x 1026atoms/m3) in the region between the isolation islands. This concentration is much higher than that of P-type substrate. This is for preventing the depletion region of the reverse-biased isolation island-to-substrate junction from extending into Pregion and from possibly connecting two adjacent isolation islands.?Two adjoining isolation islands are connected to the P-type substrate by a barrier?capacitance or transition capacitance. This is undesirable and is called the parasitic Capaci-tance. It adversely affects the performance of the IC and puts a limitation on its use. The?parasitic capacitance has two components; the capacitance C1from the bottom of the re?type region to the substrate and capacitance C2from the sidewalls of the isolation islands?to the P-region. The bottom component Ctis essentially due to step junction formed by !?epitaxial growth and, therefore, varies as the square root of the voltage V between the?isolation region and substrate (i.e. C1is directly proportional to V). The sidewall capacitance C2is associated with a diffused graded junction and so varies as V-1/2. The total capacitance is of the order?of a few p F.

Monolithic IC Production

Monolithic IC Production

6.?Base Diffusion. During this process a new layer of Si02is formed over the wafer. The new pattern of openings is created de-pending upon the circuit needs. In these openings P-type impurities like boron are diffused under regulated environments to form P-regions. This forms the base region of an N-P-N transistor or as well as resis-tors, the anode of diode, and junction capacitor. In this case, the diffusion time is so controlled that the P-type impurities do not reach the substrate. The resistivity of the base layer is usually much higher than that of the isolation regions.

Monolithic IC construction

Monolithic IC construction

7.?Emitter Diffusion. A layer of Si02is again formed over the entire surface and openings in the P-type regions, as shown figure, are formed again by employing masking and etching processes. The N-type impurities like phosphorous are then diffused through these windows under controlled environments to form the?transistor emitters, the cathode regions for diodes, and junction capacitors. Additional windows (such as Wj and W2in figure) are usually made into the N-regions to permit aluminium metallic connections.

Monolithic IC Manufacturing

Monolithic IC Manufacturing

8.Aluminium Metalization.

For making electrical connection between various components of the IC, several windows are opened on a newly created Si02layer. Now a thin layer of aluminium is de-posited on the entire top surface. Further, photoresist technique is used to etch away all the unwanted aluminium areas. The structure then provides the connected strips?to which leads are attached, as illustrated in figures represents the complete IC layout of the circuit shown in figure.

9.Scribing and Mounting.

In practice, a large number (several hundreds) of identical?ICs are manufactured simultaneously on a silicon wafer. After the completion of the metallization process, the wafer is scribed with a diamond-tipped tool and separated into individual chips.?Each chip is then mounted on a ceramic wafer and is attached to a suitable header. Next?the package leads are connected to the IC chip by stich bonding of 25 micron aluminium or?, gold wire from the terminal pad on the IC chip to the package lead.


Reprinted Url Of This Article:
http://www.circuitstoday.com/monolithic-ic-manufacturing-process